Question: What are Universal GATE? Answer: The NAND and NOR gates are universal gates. Question: The DMA transfer is initiated by Answer: I/O devices Question: T flip-flop is used as Answer: toggle switch Question: The method of mapping the consecutive memory blocks to consecutive cache blocks is called Answer: Direct Question: Excess - 3 - code is also known as Answer: Self-complementing code Question: Which one of the following offers CPUs as integrated memory or peripheral interfaces? Answer: Microcontrollers Question: Multiplexer is also known as Answer: Data Selector Q. 10 vertices, what is max no of edges in disconnected graph? [NAT - 1 Mark] $$(n-k)(n-k+1)$$ $(n-k+1)$ $$AB \rightarrow C$$ $BC \rightarrow D$ [NAT - 1 Mark] ABCDE Q. The \_\_\_ is too high to be considered \_\_\_ . [MCQ] A Fare/fare B Fair/Fair C Fare/fair - D Fair/Fare - Q. Floating Point A → C1400000H B - 42100000H C > 41400000H Which is false $S \rightarrow \# T(S \cdot val = S_1 \cdot val \times T \cdot val)$ $S \rightarrow T (S \cdot val = T \cdot val)$ $T \rightarrow$ , % $R (T.val = T_1 \cdot val \div R \cdot val)$ $T \rightarrow R (T \cdot val = R \cdot val)$ $R \rightarrow id(R \cdot val = id \cdot val)$ 20#10%5#8%2%2 Q. $$L_1 = ww / we (a, b)$$ $L_2 = a^n w a^n / we \{a, b\}^*, n > 0$ [MCQ] - A $L_1$ and $L_2$ both context free but not regular - B L<sub>1</sub> and L<sub>2</sub> both are regular - C L<sub>1</sub> and <sub>2</sub> both are CFL - D None of these Q. $$y(x) = \begin{cases} 2 & 0 \le x \le \frac{1}{3} \\ 3 & \frac{1}{3} \le x \le \frac{3}{4} \\ 1 & \frac{3}{4} \le x \le 1 \end{cases}$$ Area = ? Q. Consider following address www.gate.co.in what is number of DNS pairwise response to access the address? [NAT - 1 Mark] Q. The \_\_\_ is too high to be considered [MCQ] A Fare/fare B Fair/Fair C Fare/fair D Fair/Fare Q. Given root equation $$x^2 + 2x + 6 = 0$$ Find the value of (r + 2) (r + 3) (r + 4) (r + 5) [MCQ] A -51 B +51 C -126 D +126 [MCQ -2 Marks] A $$S_1 = 1, S_2 = 0, S_3 = 0$$ $$S_1 = 0, S_2 = 1, S_3 = 1$$ Q. Which of the following given overflow. These are 4 bit register $R_1$ and $R_2$ and 2's complement number system is used and arithmetic addition $R_1 + R_2$ [MCQ - 1 Mark] $$\begin{array}{c} 1001 \rightarrow R_1 \\ 1111 \rightarrow R_2 \end{array}$$ $$\begin{array}{c} 1100 \rightarrow R_1 \\ 1010 \rightarrow R_2 \end{array}$$